www.ti.com

# Micropower DSBGA 150-mA Ultra Low-Dropout CMOS Voltage Regulator With Sleep MODE

Check for Samples: LP3987

#### **FEATURES**

- Miniature 5-I/O DSBGA Package
- Stable With Ceramic and High-Quality Tantalum Output Capacitors
- Logic Controlled Enable
- Thermal Shutdown and Short-Circuit Current Limit

## **APPLICATIONS**

- CDMA Cellular Handsets
- Wideband CDMA Cellular Handsets
- GSM Cellular Handsets
- Portable Information Appliances
- µP/DSP Power Supplies
- Digital Cameras
- SRAM Backup

## **KEY SPECIFICATIONS**

- 2.7 to 6.0V Input Range
- 150 mA Output Current
- 1µA Quiescent Current on Shutdown
- 100 mV Maximum Dropout with 150 mA Load
- 50dB PSRR at 10KHz
- Sleep MODE Features
- Over Temperature & Over Current Protection
- −40°C to +125°C Junction Temperature Range for Operation

#### DESCRIPTION

The LP3987 is a 150mA fixed output voltage regulator with very low dropout voltage designed specially to meet requirements of battery-powered applications. The additional sleep MODE feature will reduce current consumption during standby operation to prolong the usage of battery.

**Dropout Voltage:** 100mV maximum dropout with 150mA load.

Shutdown: Less than 1µA quiescent current.

**Sleep Mode:** Typically 14µA quiescent current during sleep MODE to reduce battery consumption.

**Enhanced Stability:** The LP3987 is stable with minimum 1 $\mu$ F±20% low ESR ceramic output capacitor as low as 5m $\Omega$  and high quality tantalum capacitors.

The LP3987 is available in a thin 5 Bump DSBGA package. Performance is specified for −40°C to 125°C.

This device is available with output voltage options of 2.5V, 2.6V, 2.8V, 2.85V, and 3.0V. For other voltage options, please contact Texas Instruments.

# **Typical Application Circuit**



M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## **Block Diagram**

Figure 1. LP3987

V<sub>IN</sub>

V<sub>reference</sub>
1.23V

Our

Circuit

R1

Our

Circuit

R2

Over Current and Thermal Protection

# **Connection Diagram**



Figure 2. Top View 5 I/O DSBGA Package See Package Number YZR0005ADA

## PIN DESCRIPTIONS

| Name             | Pin <sup>(1)</sup> | Function                                       |
|------------------|--------------------|------------------------------------------------|
| $V_{EN}$         | A1                 | Enable Input Logic, Enable High                |
| GND              | B2                 | Common Ground                                  |
| V <sub>OUT</sub> | C1                 | Output voltage of the LDO                      |
| V <sub>IN</sub>  | C3                 | Input voltage of the LDO                       |
| MODE             | A3                 | Power Mode Control, Active = 1, Sleep Mode = 0 |

(1) The pin numbering scheme for the DSBGA package was revised in April, 2002 to conform to JEDEC standard. Only the pin numbers were revised. No changes to the physical location of the inputs/outputs were made. For reference purposes, the obsolete numbering scheme had VEN as pin 1, GND as pin 2, VOUT as pin 3, VIN as pin 4, and MODE as pin 5.



# ORDERING INFORMATION (1)(2)

| DSBGA Package  |       |                                               |                                                |  |  |  |  |  |
|----------------|-------|-----------------------------------------------|------------------------------------------------|--|--|--|--|--|
| Output Voltage | Grade | LP3987 Supplied as 250 Units<br>Tape and Reel | LP3987 Supplied as 3000 Units<br>Tape and Reel |  |  |  |  |  |
| 2.5V           |       | LP3987ITL-2.5                                 | LP3987ITLX-2.5                                 |  |  |  |  |  |
| 2.6V           |       | LP3987ITL-2.6                                 | LP3987ITLX-2.6                                 |  |  |  |  |  |
| 2.8V           | STD   | LP3987ITL-2.8                                 | LP3987ITLX-2.8                                 |  |  |  |  |  |
| 2.85V          |       | LP3987ITL-2.85                                | LP3987ITLX-2.5                                 |  |  |  |  |  |
| 3.0V           |       | LP3987ITL-3.0                                 | LP3987ITLX-3.0                                 |  |  |  |  |  |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- (2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **Absolute Maximum Ratings** (1) (2)(3)

| V <sub>IN</sub>               | -0.3 to 6.5V                     |                                           |  |  |
|-------------------------------|----------------------------------|-------------------------------------------|--|--|
| $V_{EN}, V_{MODE}$            |                                  | -0.3 to 6.5V                              |  |  |
| V <sub>OUT</sub>              |                                  | $-0.3V \text{ to}(V_{IN} + 0.3V) \le 6.5$ |  |  |
| Storage Temperature           | Storage Temperature              |                                           |  |  |
| ESD (4)                       | Human Body Model                 | 2KV                                       |  |  |
|                               | Machine Model                    | 200V                                      |  |  |
| Maximum Power Dissipation (5) | $\theta_{JA}$ (DSBGA small bump) | 255°C/W                                   |  |  |

- (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltages are with respect to the potential at the GND pin.
- (3) If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
- (4) The human body model is 100pF discharged through 1.5kΩ.
- (5) The Absolute Maximum power dissipation depends on the ambient temperature and can be calculated using the formula:P<sub>D</sub> = (T<sub>J</sub> T<sub>A</sub>)/θ<sub>JA</sub>, Where T<sub>J</sub> is the junction temperature, T<sub>A</sub> is the ambient temperature, and θ<sub>JA</sub> is the junction-to-ambient thermal resistance. For instant, if V<sub>IN</sub> in target application is 4.2V and worse case current consumption is 90mA. Therefore P<sub>MAX\_DISSIPATION</sub> = (4.2-2.7)\*0.09 =135mW. With P<sub>MAX\_DISSIPATION</sub> is 135mW, T<sub>Jmax</sub> is 125°C and worse case ambient temperature (TA) in target application is 85°C, θ<sub>JA</sub> = (125-85)/0.135 = 296°C/W.

# Operating Ratings (1) (2)

| _ 1                                 |                                |
|-------------------------------------|--------------------------------|
| $V_{IN}$                            | V <sub>OUT</sub> + 200mV to 6V |
| V <sub>EN</sub> , V <sub>MODE</sub> | 0 to 6.0V                      |
| Junction Temperature                | −40°C to +125°C                |
| Maximum Power Dissipation (3)       | 392mW at 25°C                  |

- (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltages are with respect to the potential at the GND pin.
- (3) The Absolute Maximum power dissipation depends on the ambient temperature and can be calculated using the formula:P<sub>D</sub> = (T<sub>J</sub> T<sub>A</sub>)/θ<sub>JA</sub>, Where T<sub>J</sub> is the junction temperature, T<sub>A</sub> is the ambient temperature, and θ<sub>JA</sub> is the junction-to-ambient thermal resistance. For instant, if V<sub>IN</sub> in target application is 4.2V and worse case current consumption is 90mA. Therefore P<sub>MAX\_DISSIPATION</sub> = (4.2-2.7)\*0.09 =135mW. With P<sub>MAX\_DISSIPATION</sub> is 135mW, T<sub>Jmax</sub> is 125°C and worse case ambient temperature (TA) in target application is 85°C, θ<sub>JA</sub> = (125-85)/0.135 = 296°C/W.

Product Folder Links: LP3987



## **Electrical Characteristics**

Unless otherwise specified:  $V_{EN}=1.8V$ , MODE = 1.8V,  $V_{IN}=V_{OUT(nom)}+0.5V$ ,  $C_{IN}=1~\mu F$ ,  $I_{OUT}=1 mA$ ,  $C_{OUT}=1~\mu F$ . Typical values and limits appearing in standard typeface are for  $T_J=25^{\circ}C$ . Limits appearing in **boldface type** apply over the entire junction temperature range for operation,  $-40^{\circ}C$  to  $+125^{\circ}C$ . (1) (2)

|                          | Parameter                                  | Test Conditions                                                                                                                                                                                                                     | Тур   | Lir        | Unit  |                       |  |
|--------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------|-------|-----------------------|--|
|                          | i arameter                                 | rest conditions                                                                                                                                                                                                                     | ТУР   | Min        | Max   | Offic                 |  |
|                          | Output Voltage Tolerance                   | I <sub>OUT</sub> = 1mA, 25°C                                                                                                                                                                                                        |       | -2         | 2     | % of                  |  |
|                          |                                            | I <sub>OUT</sub> = 1mA                                                                                                                                                                                                              |       | -3         | 3     | V <sub>OUT(nom)</sub> |  |
| ΔV <sub>OUT</sub>        | Line Regulation Error                      | $V_{IN} = (V_{OUT(nom)} + 0.5V)$ to 6.0V, $I_{OUT} = 1$ mA                                                                                                                                                                          |       | -0.1       | 0.1   | %/V                   |  |
|                          | Load Regulation Error                      | I <sub>OUT</sub> = 1mA to 150 mA                                                                                                                                                                                                    |       | 0.0004     | 0.002 | %/mA                  |  |
|                          | Dropout Voltage (3)                        | I <sub>OUT</sub> = 1mA                                                                                                                                                                                                              | 0.4   |            | 2     | \/                    |  |
|                          |                                            | I <sub>OUT</sub> = 150mA                                                                                                                                                                                                            | 60    |            | 100   | mV                    |  |
| ΔV <sub>OUT(SLEEP)</sub> | Output Voltage difference at MODE = 0V     | MODE = 0V, <sup>(4)</sup>                                                                                                                                                                                                           |       | -150       | +100  | mV                    |  |
| Transient<br>Response    | Line Transient Response <sup>(5)</sup>     | $\begin{aligned} &\text{MODE} = 1.8\text{V},  I_{\text{LOAD}} = 100\text{mA},  T_{\text{RISE}} \\ &= T_{\text{FALL}} = 10\mu\text{S}, \\ &\text{V}_{\text{IN}} = 600\text{mV} _{\text{P-P}} \text{ AC Square wave, } \end{aligned}$ | 21    |            |       | mVpp                  |  |
|                          | Load Transient Response (5)                | $\begin{aligned} &\text{MODE} = 1.8\text{V, } C_{\text{OUT}} = 4.7 \mu\text{F, } T_{\text{RISE}} = \\ &T_{\text{FALL}} = 100 \text{nS,} \\ &V_{\text{IN}} = 3.1\text{V, } 3.6\text{V, } 4.2\text{V, } \end{aligned} $               | 100   |            |       | mVpk                  |  |
| PSRR                     | Power Supply Rejection                     | $V_{IN} = V_{OUT(nom)} + 1V$ , MODE = 1.8V, f = <10 kHz, $I_{OUT} = 1$ mA                                                                                                                                                           | 50    | 50         |       | dB                    |  |
| PSKK                     | Ratio <sup>(5)</sup>                       | $V_{\text{IN}} = V_{\text{OUT(nom)}} + 1V$ , MODE = 0V, f = <10 kHz, $I_{\text{OUT}} = 1$ mA                                                                                                                                        | 10    |            |       | UD.                   |  |
| I <sub>Q(ON)</sub>       | Quiescent Current                          | MODE = 1.8V, I <sub>OUT</sub> = 0mA, V <sub>IN</sub> = 4.2V                                                                                                                                                                         | 85    |            | 120   |                       |  |
|                          |                                            | MODE = 1.8V, I <sub>OUT</sub> = 150mA, V <sub>IN</sub> = 4.2V                                                                                                                                                                       | 160   | 200        |       | μA                    |  |
| I <sub>Q(OFF)</sub>      | Quiescent Current                          | ENABLE = $0V$ , $V_{IN} = 4.2V$                                                                                                                                                                                                     | 1     |            | 3     | μΑ                    |  |
| I <sub>Q(SLEEP)</sub>    | Current in Standby Mode                    | MODE = 0V, $I_{OUT} = 50\mu A$ , $V_{IN} = 4.2V$                                                                                                                                                                                    | 14    |            | 21    | μA                    |  |
| I <sub>SC</sub>          | Short Circuit Current Limit <sup>(5)</sup> | Output Grounded                                                                                                                                                                                                                     | 600   |            |       | mA                    |  |
| I <sub>SC(SLEEP)</sub>   | Short Circuit Current in Sleep MODE        | Output Grounded                                                                                                                                                                                                                     | 28    |            | 43    | mA                    |  |
| I <sub>OUT(ON)</sub>     | Maximum Output Current at MODE = 1.8V      | MODE = 1.8V                                                                                                                                                                                                                         |       | 150        |       | mA                    |  |
| I <sub>OUT(SLEEP)</sub>  | Maximum Output Current at MODE = 0V        | MODE = 0V                                                                                                                                                                                                                           |       | 3          |       | mA                    |  |
| e <sub>n</sub>           | Output Noise Voltage (5)                   | $BW = 10 \text{ Hz to } 100 \text{ kHz},$ $C_{OUT} = 1 \mu F$                                                                                                                                                                       | 70    |            |       | μVrms                 |  |
| T <sub>SHUTDOWN</sub>    | Shutdown Temperature <sup>(5)</sup>        | Sleep MODE = 1.8V                                                                                                                                                                                                                   | 155   |            |       | °C                    |  |
| Logic Control            | Characteristics                            | ·                                                                                                                                                                                                                                   |       | · <u> </u> |       | · <u> </u>            |  |
| EN                       | Maximum Input Current at EN                | V <sub>EN</sub> = 0 and V <sub>IN</sub> = 6.0V                                                                                                                                                                                      | 0.015 |            |       | μA                    |  |
| V <sub>IL</sub>          | Logic Low Input Threshold                  | V <sub>IN</sub> = 3.05 to 6V                                                                                                                                                                                                        |       | 0.5        |       | V                     |  |
| V <sub>IH</sub>          | Logic High Input Threshold                 | $V_{IN} = 3.05 \text{ to } 6V$                                                                                                                                                                                                      |       |            | 1.2   | V                     |  |

<sup>(1)</sup> Min and Max Limits are verified by design, test, or statistical analysis. Typical (Typ.) numbers are not verified, but do represent the most likely norm.

Submit Documentation Feedback

Copyright © 2001–2013, Texas Instruments Incorporated

<sup>(2)</sup> The nominal output voltage, which is labeled V<sub>OUT(nom)</sub>, is the output voltage measured with the input 0.5V above V<sub>OUT(nom)</sub> and a 1mA load.

<sup>(3)</sup> Dropout voltage is defined as the input to output voltage differential at which the output voltage falls to 100mV below the nominal output voltage. V<sub>IN</sub> less than minimum operating voltage may be used for test purposes.

<sup>(4)</sup> On/Sleep Mode voltage tolerance and current capability requirement. See Figure 3.

<sup>(5)</sup> This electrical specification is specified by design.

<sup>(6)</sup> Line Transient response requirement. See Figure 4.

<sup>(7)</sup> Load Transient response requirement. See Figure 5.

<sup>(8)</sup> During transient recovery, output voltage should not be oscillating.



## **Electrical Characteristics (continued)**

Unless otherwise specified:  $V_{EN}=1.8V$ , MODE = 1.8V,  $V_{IN}=V_{OUT(nom)}+0.5V$ ,  $C_{IN}=1~\mu F$ ,  $I_{OUT}=1 mA$ ,  $C_{OUT}=1~\mu F$ . Typical values and limits appearing in standard typeface are for  $T_J=25^{\circ}C$ . Limits appearing in **boldface type** apply over the entire junction temperature range for operation,  $-40^{\circ}C$  to  $+125^{\circ}C$ . (1) (2)

|                     | Damana dan                                         | Total Constitions                       | <b>-</b> | Li  |     |      |
|---------------------|----------------------------------------------------|-----------------------------------------|----------|-----|-----|------|
|                     | Parameter                                          | Test Conditions                         | Тур      | Min | Max | Unit |
| V <sub>MODE_L</sub> | Logic Low Input Threshold                          | V <sub>IN</sub> = 3.05 to 6V            |          | 0.5 |     | V    |
| V <sub>MODE_H</sub> | Logic High Input Threshold                         | V <sub>IN</sub> = 3.05 to 6V            |          |     | 1.2 | V    |
| I <sub>MODE</sub>   | Maximum Input Current at V <sub>MODE</sub>         | $V_{MODE} = 0$ and $V_{IN} = 6.0V$      | 0.015    |     |     | μΑ   |
| Timing Cha          | racteristics                                       |                                         |          |     |     |      |
| T <sub>ON</sub>     | Turn on Time (On Mode) (5) (9)                     | MODE = 1.8V, $C_{OUT} = 4.7 \mu F$      | 170      |     | 250 | μs   |
| T <sub>SLEEP</sub>  | Turn on Time (Sleep Mode) <sup>(5)(10)</sup>       | MODE = 0V, $C_{OUT} = 4.7 \mu F$        | 0.5      |     | 5   | ms   |
| T <sub>MODE</sub>   | Sleep to On Mode Settle<br>Time <sup>(5)(11)</sup> | C <sub>OUT</sub> = 4.7μF, Enable = 1.8V | 200      |     | 300 | μs   |

- (9)  $T_{ON}$  is measured from rising edge of Enable with MODE = 1.8V to when  $V_{OUT}$  reaches 95% of final value. (10)  $T_{SLEEP}$  is measured from rising edge of Enable with MODE = 0V to when  $V_{OUT}$  reaches 95% of final value. (11)  $T_{MODE}$  is measured from rising edge of MODE with ENABLE = 1.8V to time before full current capability.



Figure 3.

Copyright © 2001-2013, Texas Instruments Incorporated





Figure 4.



Figure 5.



## **Typical Performance Characteristics**

Unless otherwise specified,  $C_{IN} = C_{OUT} = 1 \mu F$  Ceramic,  $V_{IN} = V_{OUT(nom)} + 0.5V$ ,  $T_A = 25$ °C, Enable pin is tied to  $V_{IN}$ , MODE = 1.8V.















Unless otherwise specified,  $C_{IN} = C_{OUT} = 1 \mu F$  Ceramic,  $V_{IN} = V_{OUT(nom)} + 0.5V$ ,  $T_A = 25$ °C, Enable pin is tied to  $V_{IN}$ , MODE = 1.8V.







TIME (50  $\mu$ s/DIV) **Figure 14.** 







TIME (100  $\mu$ s/DIV) Figure 13.





TIME (50  $\mu$ s/DIV) **Figure 15**.

# $T_{SLEEP}$ at MODE = 0V, $C_{OUT}$ = 4.7 $\mu$ F,



TIME (500  $\mu$ s/DIV)

Figure 17.



Unless otherwise specified,  $C_{IN} = C_{OUT} = 1 \mu F$  Ceramic,  $V_{IN} = V_{OUT(nom)} + 0.5 V$ ,  $T_A = 25 ^{\circ}C$ , Enable pin is tied to  $V_{IN}$ , MODE = 1.8V.



Figure 18.



Figure 20.







Figure 21.





Unless otherwise specified,  $C_{IN} = C_{OUT} = 1 \mu F$  Ceramic,  $V_{IN} = V_{OUT(nom)} + 0.5V$ ,  $T_A = 25$ °C, Enable pin is tied to  $V_{IN}$ , MODE = 1.8V.















Unless otherwise specified,  $C_{IN} = C_{OUT} = 1 \mu F$  Ceramic,  $V_{IN} = V_{OUT(nom)} + 0.5V$ ,  $T_A = 25$ °C, Enable pin is tied to  $V_{IN}$ , MODE = 1.8V.

















Unless otherwise specified,  $C_{IN} = C_{OUT} = 1 \mu F$  Ceramic,  $V_{IN} = V_{OUT(nom)} + 0.5 V$ ,  $T_A = 25 ^{\circ}C$ , Enable pin is tied to  $V_{IN}$ , MODE = 1.8V.









Figure 37.



Figure 39.



#### **APPLICATION HINTS**

#### **EXTERNAL CAPACITORS**

Like any low-dropout regulator, the LP3987 requires external capacitors for regulator stability. The LP3987 is specifically designed for portable applications requiring minimum board space and smallest components. These capacitors must be correctly selected for good performance.

#### **INPUT CAPACITOR**

An input capacitance of  $\approx 1 \mu F$  is required between the LP3987 input pin and ground (the amount of the capacitance may be increased without limit).

This capacitor must be located a distance of not more than 1cm from the input pin and returned to a clean analog ground. Any good quality ceramic, tantalum, or film capacitor may be used at the input.

**Important:** Tantalum capacitors can suffer catastrophic failures due to surge current when connected to a low-impedance source of power (like a battery or a very large capacitor). If a tantalum capacitor is used at the input, it must be specified by the manufacturer to have a surge current rating sufficient for the application.

There are no requirements for the ESR on the input capacitor, but tolerance and temperature coefficient must be considered when selecting the capacitor to ensure the capacitance will be  $\approx 1 \mu F$  over the entire operating temperature range.

#### **OUTPUT CAPACITOR**

The LP3987 is designed specifically to work with very small ceramic output capacitors. A ceramic capacitor (dielectric types Z5U, Y5V or X7R) in 1 to 4.7  $\mu$ F range with 5m $\Omega$  to 500m $\Omega$  ESR range is suitable in the LP3987 application circuit.

It may also be possible to use tantalum or film capacitors at the output, but these are not as attractive for reasons of size and cost (see next section Capacitor Characteristics).

The output capacitor must meet the requirement for minimum amount of capacitance and also have an ESR (Equivalent Series Resistance) value which is within a stable range (5 m $\Omega$  to 500 m $\Omega$ ).

#### **NO-LOAD STABILITY**

The LP3987 will remain stable and in regulation with no external load. This is specially important in CMOS RAM keep-alive applications.

#### **CAPACITOR CHARACTERISTICS**

The LP3987 is designed to work with ceramic capacitors on the output to take advantage of the benefits they offer: for capacitance values in the range of  $1\mu\text{F}$  to  $4.7\mu\text{F}$  range, ceramic capacitors are the smallest, least expensive and have the lowest ESR values (which makes them best for eliminating high frequency noise). The ESR of a typical  $1\mu\text{F}$  ceramic capacitor is in the range of 20 m $\Omega$  to 40 m $\Omega$ , which easily meets the ESR requirement for stability by the LP3987. The ceramic capacitor's capacitance can vary with temperature. Most large value ceramic capacitors ( $\approx 2.2\mu\text{F}$ ) are manufactured with Z5U or Y5V temperature characteristics, which results in the capacitance dropping by more than 50% as the temperature goes from 25°C to 85°C.

A better choice for temperature coefficient in a ceramic capacitor is X7R, which holds the capacitance within  $\pm 15\%$ . Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the  $1\mu$ F to  $4.7\mu$ F range.

Another important consideration is that tantalum capacitors have higher ESR values than equivalent size ceramics. This means that while it may be possible to find a tantalum capacitor with an ESR value within the stable range, it would have to be larger in capacitance (which means bigger and more costly) than a ceramic capacitor with the same ESR value. It should also be noted that the ESR of a typical tantalum will increase about 2:1 as the temperature goes from 25°C down to -40°C, so some guard band must be allowed.

Product Folder Links: LP3987



#### **ON/OFF INPUT OPERATION**

The LP3987 is turned off by pulling the  $V_{EN}$  pin low, and turned on by pulling it high. If this feature is not used, the  $V_{EN}$  pin should be tied to  $V_{IN}$  to keep the regulator output on at all time. To assure proper operation, the signal source used to drive the  $V_{EN}$  input must be able to swing above and below the specified turn-on/off voltage thresholds listed in the Electrical Characteristics section under  $V_{IL}$  and  $V_{IH}$ .

#### MODE OPERATION

The LP3987 enters sleep mode by pulling MODE = 0V externally to reduce current during standby operation. During sleep mode, LP3987 consumes only  $14\mu A$  of quiescent current and supplies up to 3mA of current. The device returns to active mode by pulling MODE = 1.8V. If this function is not used, the MODE pin should be tied to  $V_{IN}$ .

#### THERMAL PROTECTION

The LP3987 has internal thermal protection circuitry to disable the internal pass transistor if the junction temperature exceeds 125°C to allow the device to cool down. The pass transistor will turn on when temperature falls below the maximum operating junction temperature of 125°C. This feature is designed to protect the device in the event of fault conditions. For normal operation, it is suggested to limit the device junction temperature to less than 125°C.

#### **DSBGA MOUNTING**

The DSBGA package requires specific mounting techniques which are detailed in Texas Instruments AN-1112 Application Report (SNOA401). Referring to the section *PCB Layout*, note that the pad style which must be used with the 5 pin package is NSMD (non-solder mask defined) type.

For best results during assembly, alignment ordinals on the PC board may be used to facilitate placement of the DSBGA device.

#### **DSBGA LIGHT SENSITIVITY**

Exposing the DSBGA device to direct sunlight will cause misoperation of the device. Light sources such as Halogen lamps can effect electrical performance if brought near to the device. The wavelengths which have most detrimental effect are reds and infra-reds, which means that the fluorescent lighting used inside most buildings has very little effect on performance. A DSBGA test board was brought to within 1cm of a fluorescent desk lamp and the effect on the regulated output voltage was negligible, showing a deviation of less than 0.1% from nominal.



# **REVISION HISTORY**

| Changes from Revision F (May 2013) to Revision G |                                                    |  |    |  |  |  |  |  |  |
|--------------------------------------------------|----------------------------------------------------|--|----|--|--|--|--|--|--|
| •                                                | Changed layout of National Data Sheet to TI format |  | 14 |  |  |  |  |  |  |





3-May-2013

#### PACKAGING INFORMATION

| Orderable Device     | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|----------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
| LP3987ITL-2.5/NOPB   | ACTIVE | DSBGA        | YZR                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM |              | 7                 | Samples |
| LP3987ITL-2.6/NOPB   | ACTIVE | DSBGA        | YZR                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 125   | 7                 | Samples |
| LP3987ITL-2.8/NOPB   | ACTIVE | DSBGA        | YZR                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 125   | 7                 | Samples |
| LP3987ITL-2.85/NOPB  | ACTIVE | DSBGA        | YZR                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 125   | 7                 | Samples |
| LP3987ITL-3.0/NOPB   | ACTIVE | DSBGA        | YZR                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM |              | 7                 | Samples |
| LP3987ITLX-2.5/NOPB  | ACTIVE | DSBGA        | YZR                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM |              | 7                 | Samples |
| LP3987ITLX-2.6/NOPB  | ACTIVE | DSBGA        | YZR                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 125   | 7                 | Samples |
| LP3987ITLX-2.8/NOPB  | ACTIVE | DSBGA        | YZR                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 125   | 7                 | Samples |
| LP3987ITLX-2.85/NOPB | ACTIVE | DSBGA        | YZR                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 125   | 7                 | Samples |
| LP3987ITLX-3.0/NOPB  | ACTIVE | DSBGA        | YZR                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM |              | 7                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE**: TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



# PACKAGE OPTION ADDENDUM

3-May-2013

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 8-May-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device               | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LP3987ITL-2.5/NOPB   | DSBGA           | YZR                | 5 | 250  | 178.0                    | 8.4                      | 1.09       | 1.55       | 0.76       | 4.0        | 8.0       | Q1               |
| LP3987ITL-2.6/NOPB   | DSBGA           | YZR                | 5 | 250  | 178.0                    | 8.4                      | 1.09       | 1.55       | 0.76       | 4.0        | 8.0       | Q1               |
| LP3987ITL-2.8/NOPB   | DSBGA           | YZR                | 5 | 250  | 178.0                    | 8.4                      | 1.09       | 1.55       | 0.76       | 4.0        | 8.0       | Q1               |
| LP3987ITL-2.85/NOPB  | DSBGA           | YZR                | 5 | 250  | 178.0                    | 8.4                      | 1.09       | 1.55       | 0.76       | 4.0        | 8.0       | Q1               |
| LP3987ITL-3.0/NOPB   | DSBGA           | YZR                | 5 | 250  | 178.0                    | 8.4                      | 1.09       | 1.55       | 0.76       | 4.0        | 8.0       | Q1               |
| LP3987ITLX-2.5/NOPB  | DSBGA           | YZR                | 5 | 3000 | 178.0                    | 8.4                      | 1.09       | 1.55       | 0.76       | 4.0        | 8.0       | Q1               |
| LP3987ITLX-2.6/NOPB  | DSBGA           | YZR                | 5 | 3000 | 178.0                    | 8.4                      | 1.09       | 1.55       | 0.76       | 4.0        | 8.0       | Q1               |
| LP3987ITLX-2.8/NOPB  | DSBGA           | YZR                | 5 | 3000 | 178.0                    | 8.4                      | 1.09       | 1.55       | 0.76       | 4.0        | 8.0       | Q1               |
| LP3987ITLX-2.85/NOPB | DSBGA           | YZR                | 5 | 3000 | 178.0                    | 8.4                      | 1.09       | 1.55       | 0.76       | 4.0        | 8.0       | Q1               |
| LP3987ITLX-3.0/NOPB  | DSBGA           | YZR                | 5 | 3000 | 178.0                    | 8.4                      | 1.09       | 1.55       | 0.76       | 4.0        | 8.0       | Q1               |

www.ti.com 8-May-2013



\*All dimensions are nominal

| All difficultions are norminal |              |                 |      |      |             |            |             |
|--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LP3987ITL-2.5/NOPB             | DSBGA        | YZR             | 5    | 250  | 210.0       | 185.0      | 35.0        |
| LP3987ITL-2.6/NOPB             | DSBGA        | YZR             | 5    | 250  | 210.0       | 185.0      | 35.0        |
| LP3987ITL-2.8/NOPB             | DSBGA        | YZR             | 5    | 250  | 210.0       | 185.0      | 35.0        |
| LP3987ITL-2.85/NOPB            | DSBGA        | YZR             | 5    | 250  | 210.0       | 185.0      | 35.0        |
| LP3987ITL-3.0/NOPB             | DSBGA        | YZR             | 5    | 250  | 210.0       | 185.0      | 35.0        |
| LP3987ITLX-2.5/NOPB            | DSBGA        | YZR             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LP3987ITLX-2.6/NOPB            | DSBGA        | YZR             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LP3987ITLX-2.8/NOPB            | DSBGA        | YZR             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LP3987ITLX-2.85/NOPB           | DSBGA        | YZR             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LP3987ITLX-3.0/NOPB            | DSBGA        | YZR             | 5    | 3000 | 210.0       | 185.0      | 35.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. B. This drawing is subject to change without notice.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>